Digital IC Design Engineer - Power Management
MN - Bloomington, US
Qorvo (Nasdaq: QRVO) supplies innovative semiconductor solutions that make a better world possible. We combine product and technology leadership, systems-level expertise and global manufacturing scale to quickly solve our customers' most complex technical challenges. Qorvo serves diverse high-growth segments of large global markets, including consumer electronics, smart home/IoT, automotive, EVs, battery-powered appliances, network infrastructure, healthcare and aerospace/defense. Visit www.qorvo.com to learn how our diverse and innovative team is helping connect, protect and power our planet.
Summary:
Qorvo is seeking a Digital Design Engineer responsible for a wide variety of Digital ASIC Design tasks. Designs primarily interface to Analog Power Solutions, including development of State Machines, Serial Interfaces, Register Blocks, OTP Blocks, supporting Clock and Reset analog circuits, and timed enabling/switching of Analog signal paths. This position involves the full Digital Design flow including interacting with Systems for Specification generation, Architecture development, RTL description using System Verilog, Verilog Simulation Verification via developed Test Benches, Logic Synthesis, executing a Place & Route tool and associated Static Timing Analysis, and familiarization with Scan testing. Documentation and presentation at Design Reviews is required.
Responsibilities:
- Receive Specifications from Module Architects / System Engineers – review, assess, provide feedback,
- and develop a digital micro-architecture
- Generate RTL to comply with specifications, both by manual development and automated generation
- Create Cadence schematic database of Digital Blocks via Virtuoso
- System Verilog Verification Simulations of the design by creating Test Benches at block level. Create new Verification tests and utilize existing tests that are to be modified as needed. Execute both RTL and Gate Simulations.
- Execute Logic Synthesis
- Create DFT hooks and generate test patterns
- Execute remaining back-end tools – Place & Route/Static Timing Analysis, LEC, LINT, CDC, ATPG
Qualifications:
- System Verilog / Verilog Language and Simulation
- Scripting languages (Python, TCL, UNIX/LINUX, shell, PERL, C/C++)
- Synthesis and Static Timing Analysis
- Strong communication skills to interface with other teams
- BSEE required, MSEE preferred
- Place & Route using Cadence Virtuoso, verifying Database vs Schematics
- System Verilog Assertions and Functional Coverage
- Formal Verification
MAKE A DIFFERENCE AT QORVO
We are Qorvo. We do more than create innovative RF and Power solutions for the mobile, defense and infrastructure markets – we are a place to innovate and shape the future of wireless communications. It starts with our employees. As a unified global team, we bring a commitment to excellence, growth and a passion for creating what's next. Explore the possibilities with us.
We are an Equal Employment Opportunity (EEO) / Affirmative Action employer and welcome all qualified applicants. Applicants will receive fair and impartial consideration without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, age, military or veteran status, physical or mental disability, genetic information, and/or any other status protected by law.